





ST7033

#### 4 x 96 Dot Matrix LCD Controller/Driver

#### 1. INTRODUCTION

The ST7033 is a driver & controller LSI for graphic dot-matrix liquid crystal display systems. It contains 96 segment and 4 common driver circuits. This chip is connected directly to a microprocessor, accepts 3-line serial peripheral interface (SPI), display data can stores in an on-chip display data RAM of 4 x 96 bits. It performs display data RAM read/write operation with no external operating clock to minimize power consumption. In addition, because it contains power supply circuits to drive liquid crystal, it is possible to make a display system with the fewest components.

#### 2. FEATURES

### Single-chip LCD controller & driver **Driver Output Circuits**

- 4 common outputs / 96 segment. Output
- 96 segment drivers : up to forty-eight 8-segment numeric characters; up to twenty-five 15-segment alphanumeric characters; or any graphics of up to 384 elements

#### **On-chip Display Data Ram**

Capacity: 4X96=384bits

#### **Microprocessor Interface**

- Parallel MPU interface: 8-bit parallel 6800-series or 8080-series
- Serial MPU interface: 4-line and 3-line SPI (serial peripheral interfaces) are available.

#### **On-chip Low Power Analog Circuit**

Built-in Booster (x4 or x5) circuit generates LCD

- supply voltage (external V0/XV0 voltage supply is also supported).
- Built-in high-accuracy Regulator.
- Built-in voltage follower generates LCD bias voltages
- Built-in Oscillator requires no external components (external clock is also supported)

#### External RESB (reset) pin

#### Logic supply voltage range

VDD1-VSS: 1.65V~3.4V

VDD2-VSS: 2.5V~3.4V

#### Display supply voltage 4.0V

Temperature range: -30 to +80 degree

# 3. ST7033 PAD ARRANGEMENT (COG)

Dice Size: 5080um X 770um

**Bump Height:** 15um **Chip Thickness:** 300um

**Bump Pitch:** 

| PAD Number                       | Pitch (um) | PAD Number       | Pitch (um) |
|----------------------------------|------------|------------------|------------|
| 1~23, 120~142, 143~153, 227~238: | 37.2       | 153-154:         | 86.97      |
| 24~119:                          | 33         | 199-200          | 46.66      |
| 154~199, 213~226:                | 59.3       | 205-206, 206-207 | 38.8       |
| 200~205, 207~212:                | 33.3       | 212-213          | 53.44      |
| 23-24:                           | 69.1       | 226-227          | 79.9       |
| 119-120:                         | 60.70      |                  |            |



# **4-1. PAD CENTER COORDINATES**

| NO. | NAME    | X       | Υ      |
|-----|---------|---------|--------|
| 1   | NC      | 2450.80 | 293.00 |
| 2   | NC      | 2413.60 | 293.00 |
| 3   | NC      | 2376.40 | 293.00 |
| 4   | NC      | 2339.20 | 293.00 |
| 5   | NC      | 2302.00 | 293.00 |
| 6   | NC      | 2264.80 | 293.00 |
| 7   | NC      | 2227.60 | 293.00 |
| 8   | NC      | 2190.40 | 293.00 |
| 9   | NC      | 2153.20 | 293.00 |
| 10  | NC      | 2116.00 | 293.00 |
| 11  | NC      | 2078.80 | 293.00 |
| 12  | NC      | 2041.60 | 293.00 |
| 13  | NC      | 2004.40 | 293.00 |
| 14  | NC      | 1967.20 | 293.00 |
| 15  | NC      | 1930.00 | 293.00 |
| 16  | NC      | 1892.80 | 293.00 |
| 17  | NC      | 1855.60 | 293.00 |
| 18  | NC      | 1818.40 | 293.00 |
| 19  | NC      | 1781.20 | 293.00 |
| 20  | NC      | 1744.00 | 293.00 |
| 21  | NC      | 1706.80 | 293.00 |
| 22  | NC      | 1669.60 | 293.00 |
| 23  | NC      | 1632.40 | 293.00 |
| 24  | SEG[0]  | 1563.30 | 282.75 |
| 25  | SEG[1]  | 1530.30 | 282.75 |
| 26  | SEG[2]  | 1497.30 | 282.75 |
| 27  | SEG[3]  | 1464.30 | 282.75 |
| 28  | SEG[4]  | 1431.30 | 282.75 |
| 29  | SEG[5]  | 1398.30 | 282.75 |
| 30  | SEG[6]  | 1365.30 | 282.75 |
| 31  | SEG[7]  | 1332.30 | 282.75 |
| 32  | SEG[8]  | 1299.30 | 282.75 |
| 33  | SEG[9]  | 1266.30 | 282.75 |
| 34  | SEG[10] | 1233.30 | 282.75 |
| 35  | SEG[11] | 1200.30 | 282.75 |
| 36  | SEG[12] | 1167.30 | 282.75 |
| 37  | SEG[13] | 1134.30 | 282.75 |
| 38  | SEG[14] | 1101.30 | 282.75 |
| 39  | SEG[15] | 1068.30 | 282.75 |
| 40  | SEG[16] | 1035.30 | 282.75 |
| 41  | SEG[17] | 1002.30 | 282.75 |
| 42  | SEG[18] | 969.30  | 282.75 |
| 43  | SEG[19] | 936.30  | 282.75 |
| 44  | SEG[20] | 903.30  | 282.75 |
| 45  | SEG[21] | 870.30  | 282.75 |

| NO. | NAME    | Х       | Υ                |
|-----|---------|---------|------------------|
| 46  | SEG[22] | 837.30  | 282.75           |
| 47  | SEG[23] | 804.30  | 282.75           |
| 48  | SEG[24] | 771.30  | 282.75           |
| 49  | SEG[25] | 738.30  | 282.75           |
| 50  | SEG[26] | 705.30  | 282.75           |
| 51  | SEG[27] | 672.30  | 282.75           |
| 52  | SEG[28] | 639.30  | 282.75           |
| 53  | SEG[29] | 606.30  | 282.75           |
| 54  | SEG[30] | 573.30  | 282.75           |
| 55  | SEG[31] | 540.30  | 282.75           |
| 56  | SEG[32] | 507.30  | 282.75           |
| 57  | SEG[33] | 474.30  | 282.75           |
| 58  | SEG[34] | 441.30  | 282.75           |
| 59  | SEG[35] | 408.30  | 282.75           |
| 60  | SEG[36] | 375.30  | 282.75           |
| 61  | SEG[37] | 342.30  | 282.75           |
| 62  | SEG[38] | 309.30  | 282.75           |
| 63  | SEG[39] | 276.30  | 282.75           |
| 64  | SEG[40] | 243.30  | 282.75           |
| 65  | SEG[41] | 210.30  | 282.75           |
| 66  | SEG[42] | 177.30  | 282.75           |
| 67  | SEG[43] | 144.30  | 282.75           |
| 68  | SEG[44] | 111.30  | 282.75           |
| 69  | SEG[45] | 78.30   | 282.75           |
| 70  | SEG[46] | 45.30   | 282.75<br>282.75 |
| 71  | SEG[47] |         |                  |
| 72  | SEG[48] |         |                  |
| 73  | SEG[49] |         |                  |
| 74  | SEG[50] |         |                  |
| 75  | SEG[51] | -119.71 | 282.75           |
| 76  | SEG[52] | -152.71 | 282.75           |
| 77  | SEG[53] | -185.71 | 282.75           |
| 78  | SEG[54] | -218.71 | 282.75           |
| 79  | SEG[55] | -251.71 | 282.75           |
| 80  | SEG[56] | -284.71 | 282.75           |
| 81  | SEG[57] | -317.71 | 282.75           |
| 82  | SEG[58] | -350.71 | 282.75           |
| 83  | SEG[59] | -383.71 | 282.75           |
| 84  | SEG[60] | -416.71 | 282.75           |
| 85  | SEG[61] | -449.71 | 282.75           |
| 86  | SEG[62] | -482.71 | 282.75           |
| 87  | SEG[63] | -515.71 | 282.75           |
| 88  | SEG[64] | -548.71 | 282.75           |
| 89  | SEG[65] | -581.71 | 282.75           |
| 90  | SEG[66] | -614.71 | 282.75           |

# **ST7033**

| NO. |          | V        | V        |
|-----|----------|----------|----------|
| NO. | NAME     | X C47.74 | Y 200.75 |
| 91  | SEG[67]  | -647.71  | 282.75   |
| 92  | SEG[68]  | -680.71  | 282.75   |
| 93  | SEG[69]  | -713.71  | 282.75   |
| 94  | SEG[70]  | -746.71  | 282.75   |
| 95  | SEG[71]  | -779.71  | 282.75   |
| 96  | SEG[72]  | -812.71  | 282.75   |
| 97  | SEG[73]  | -845.71  | 282.75   |
| 98  | SEG[74]  | -878.71  | 282.75   |
| 99  | SEG[75]  | -911.71  | 282.75   |
| 100 | SEG[76]  | -944.71  | 282.75   |
| 101 | SEG[77]  | -977.71  | 282.75   |
| 102 | SEG[78]  | -1010.71 | 282.75   |
| 103 | SEG[79]  | -1043.71 | 282.75   |
| 104 | SEG[80]  | -1076.71 | 282.75   |
| 105 | SEG[81]  | -1109.71 | 282.75   |
| 106 | SEG[82]  | -1142.71 | 282.75   |
| 107 | SEG[83]  | -1175.71 | 282.75   |
| 108 | SEG[84]  | -1208.71 | 282.75   |
| 109 | SEG[85]  | -1241.71 | 282.75   |
| 110 | SEG[86]  | -1274.71 | 282.75   |
| 111 | SEG[87]  | -1307.71 | 282.75   |
| 112 | SEG[88]  | -1340.71 | 282.75   |
| 113 | SEG[89]  | -1373.71 | 282.75   |
| 114 | SEG[90]  | -1406.71 | 282.75   |
| 115 | SEG[91]  | -1439.71 | 282.75   |
| 116 | SEG[92]  | -1472.71 | 282.75   |
| 117 | SEG[93]  | -1505.71 | 282.75   |
| 118 | SEG[94]  | -1538.71 | 282.75   |
| 119 | SEG[95]  | -1571.71 | 282.75   |
| 120 | NC       | -1632.40 | 293.00   |
| 121 | COM[0]   | -1669.60 | 293.00   |
| 122 | COM[1]   | -1706.80 | 293.00   |
| 123 | COM[2]   | -1744.00 | 293.00   |
| 124 | COM[3]   | -1781.20 | 293.00   |
| 125 | NC       | -1818.40 | 293.00   |
| 126 | NC       | -1855.60 | 293.00   |
| 127 | NC       | -1892.80 | 293.00   |
| 128 | NC       | -1930.00 | 293.00   |
| 129 | NC       | -1967.20 | 293.00   |
| 130 | NC       | -2004.40 | 293.00   |
| 131 | NC       | -2004.40 | 293.00   |
| 132 | NC       | -2041.00 | 293.00   |
| 133 | NC<br>NC | -2078.80 | 293.00   |
| 134 | NC<br>NC | -2116.00 | 293.00   |
| 135 | NC<br>NC | -2190.40 | 293.00   |
| -   |          |          |          |
| 136 | NC<br>NC | -2227.60 | 293.00   |
| 137 | NC<br>NC | -2264.80 | 293.00   |
| 138 | NC       | -2302.00 | 293.00   |

| 139                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | NO. | NO. NAME X |          | Υ       |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------------|----------|---------|
| 141         NC         -2413.60         293.00           142         NC         -2450.80         293.00           143         NC         -2450.80         -293.00           144         NC         -2413.60         -293.00           145         NC         -2376.40         -293.00           146         NC         -2339.20         -293.00           147         NC         -2302.00         -293.00           148         NC         -2264.80         -293.00           149         NC         -2227.60         -293.00           150         NC         -2190.40         -293.00           151         NC         -2153.20         -293.00           151         NC         -2153.20         -293.00           152         NC         -2116.00         -293.00           153         NC         -2078.80         -293.00           154         VM         -1991.84         -311.50           155         NC         -2116.00         -293.00           154         VM         -1991.84         -311.50           155         NC         -218.80         -293.00           154         VM                                                                       | 139 | NC         | -2339.20 | 293.00  |
| 142         NC         -2450.80         293.00           143         NC         -2450.80         -293.00           144         NC         -2413.60         -293.00           145         NC         -2376.40         -293.00           146         NC         -2339.20         -293.00           147         NC         -2302.00         -293.00           148         NC         -2264.80         -293.00           150         NC         -2190.40         -293.00           151         NC         -2153.20         -293.00           151         NC         -216.00         -293.00           151         NC         -216.00         -293.00           152         NC         -2116.00         -293.00           153         NC         -2078.80         -293.00           154         VM         -1991.84         -311.50           155         NC         -2116.00         -293.00           154         VM         -1932.53         -311.50           155         NC         -2116.00         -293.00           155         VM         -1932.53         -311.50           156         VM                                                                       | 140 | NC         | -2376.40 | 293.00  |
| 143         NC         -2450.80         -293.00           144         NC         -2413.60         -293.00           145         NC         -2376.40         -293.00           146         NC         -2339.20         -293.00           147         NC         -2302.00         -293.00           148         NC         -2264.80         -293.00           149         NC         -2227.60         -293.00           150         NC         -2190.40         -293.00           151         NC         -2153.20         -293.00           152         NC         -2116.00         -293.00           153         NC         -2078.80         -293.00           154         VM         -1991.84         -311.50           155         NC         -2116.00         -293.00           154         VM         -1991.84         -311.50           155         NC         -2116.00         -293.00           155         NC         -2116.00         -293.00           155         NC         -2116.00         -293.00           155         NC         -1918.00         -293.00           157         VGO<                                                                  | 141 | NC         | -2413.60 | 293.00  |
| 144         NC         -2413.60         -293.00           145         NC         -2376.40         -293.00           146         NC         -2339.20         -293.00           147         NC         -2302.00         -293.00           148         NC         -2264.80         -293.00           149         NC         -2227.60         -293.00           150         NC         -2190.40         -293.00           151         NC         -2153.20         -293.00           151         NC         -2116.00         -293.00           152         NC         -2116.00         -293.00           153         NC         -2078.80         -293.00           154         VM         -1991.84         -311.50           155         VM         -1932.53         -311.50           156         VM         -1873.23         -311.50           157         VGO         -1813.92         -311.50           158         VGO         -1754.62         -311.50           159         VGI         -1695.31         -311.50           160         VGI         -1636.01         -311.50           161                                                                           | 142 | NC         | -2450.80 | 293.00  |
| 145         NC         -2376.40         -293.00           146         NC         -2339.20         -293.00           147         NC         -2302.00         -293.00           148         NC         -2264.80         -293.00           149         NC         -2227.60         -293.00           150         NC         -2190.40         -293.00           151         NC         -2116.00         -293.00           152         NC         -2116.00         -293.00           153         NC         -2078.80         -293.00           154         VM         -1991.84         -311.50           155         VM         -1932.53         -311.50           156         VM         -1873.23         -311.50           157         VGO         -1813.92         -311.50           158         VGO         -1754.62         -311.50           159         VGI         -1695.31         -311.50           160         VGI         -1636.01         -311.50           161         VGI         -1576.70         -311.50           162         VGI         -1517.40         -311.50           163 <t< td=""><td>143</td><td>NC</td><td>-2450.80</td><td>-293.00</td></t<> | 143 | NC         | -2450.80 | -293.00 |
| 146         NC         -2339.20         -293.00           147         NC         -2302.00         -293.00           148         NC         -2264.80         -293.00           149         NC         -2227.60         -293.00           150         NC         -2190.40         -293.00           151         NC         -2153.20         -293.00           152         NC         -2116.00         -293.00           153         NC         -2078.80         -293.00           154         VM         -1991.84         -311.50           155         VM         -1932.53         -311.50           156         VM         -1873.23         -311.50           157         VGO         -1813.92         -311.50           158         VGO         -1754.62         -311.50           159         VGI         -1695.31         -311.50           160         VGI         -1636.01         -311.50           161         VGI         -1576.70         -311.50           162         VGI         -1517.40         -311.50           163         VGS         -1458.09         -311.50           164         <                                                              | 144 | NC         | -2413.60 | -293.00 |
| 147         NC         -2302.00         -293.00           148         NC         -2264.80         -293.00           149         NC         -2227.60         -293.00           150         NC         -2190.40         -293.00           151         NC         -2116.00         -293.00           152         NC         -2116.00         -293.00           153         NC         -2078.80         -293.00           154         VM         -1991.84         -311.50           155         VM         -1932.53         -311.50           156         VM         -1873.23         -311.50           157         VGO         -1813.92         -311.50           158         VGO         -1754.62         -311.50           159         VGI         -1695.31         -311.50           160         VGI         -1636.01         -311.50           161         VGI         -1576.70         -311.50           162         VGI         -1576.70         -311.50           163         VGS         -1458.09         -311.50           164         /RESB         -1398.79         -311.50           165                                                                     | 145 | NC         | -2376.40 | -293.00 |
| 148         NC         -2264.80         -293.00           149         NC         -2227.60         -293.00           150         NC         -2190.40         -293.00           151         NC         -2153.20         -293.00           152         NC         -2116.00         -293.00           153         NC         -2078.80         -293.00           154         VM         -1991.84         -311.50           155         VM         -1932.53         -311.50           156         VM         -1873.23         -311.50           157         VGO         -1813.92         -311.50           158         VGO         -1754.62         -311.50           159         VGI         -1695.31         -311.50           160         VGI         -1636.01         -311.50           161         VGI         -1576.70         -311.50           162         VGI         -1576.70         -311.50           163         VGS         -1458.09         -311.50           164         /RESB         -1398.79         -311.50           165         /CSB         -1339.49         -311.50           166                                                                   | 146 | NC         | -2339.20 | -293.00 |
| 149         NC         -2227.60         -293.00           150         NC         -2190.40         -293.00           151         NC         -2153.20         -293.00           152         NC         -2116.00         -293.00           153         NC         -2078.80         -293.00           154         VM         -1991.84         -311.50           155         VM         -1932.53         -311.50           156         VM         -1873.23         -311.50           157         VGO         -1813.92         -311.50           158         VGO         -1754.62         -311.50           159         VGI         -1695.31         -311.50           160         VGI         -1636.01         -311.50           161         VGI         -1576.70         -311.50           162         VGI         -1576.70         -311.50           163         VGS         -1458.09         -311.50           164         /RESB         -1398.79         -311.50           165         /CSB         -1339.49         -311.50           166         PSO         -1280.18         -311.50           167                                                                  | 147 | NC         | -2302.00 | -293.00 |
| 150         NC         -2190.40         -293.00           151         NC         -2153.20         -293.00           152         NC         -2116.00         -293.00           153         NC         -2078.80         -293.00           154         VM         -1991.84         -311.50           155         VM         -1932.53         -311.50           156         VM         -1873.23         -311.50           157         VGO         -1813.92         -311.50           158         VGO         -1754.62         -311.50           159         VGI         -1695.31         -311.50           160         VGI         -1636.01         -311.50           161         VGI         -1576.70         -311.50           162         VGI         -1517.40         -311.50           163         VGS         -1458.09         -311.50           164         /RESB         -1398.79         -311.50           165         /CSB         -1339.49         -311.50           166         PSO         -1280.18         -311.50           167         PS1         -1220.88         -311.50           169                                                                 | 148 | NC         | -2264.80 | -293.00 |
| 151         NC         -2153.20         -293.00           152         NC         -2116.00         -293.00           153         NC         -2078.80         -293.00           154         VM         -1991.84         -311.50           155         VM         -1932.53         -311.50           156         VM         -1873.23         -311.50           157         VGO         -1813.92         -311.50           158         VGO         -1754.62         -311.50           159         VGI         -1695.31         -311.50           160         VGI         -1636.01         -311.50           161         VGI         -1576.70         -311.50           162         VGI         -1576.70         -311.50           163         VGS         -1458.09         -311.50           164         /RESB         -1398.79         -311.50           165         /CSB         -1339.49         -311.50           166         PSO         -1280.18         -311.50           167         PS1         -1220.88         -311.50           168         TMX         -1161.57         -311.50           170                                                                | 149 | NC         | -2227.60 | -293.00 |
| 152         NC         -2116.00         -293.00           153         NC         -2078.80         -293.00           154         VM         -1991.84         -311.50           155         VM         -1932.53         -311.50           156         VM         -1873.23         -311.50           157         VGO         -1813.92         -311.50           158         VGO         -1754.62         -311.50           159         VGI         -1695.31         -311.50           160         VGI         -1636.01         -311.50           161         VGI         -1576.70         -311.50           162         VGI         -1577.40         -311.50           163         VGS         -1458.09         -311.50           164         /RESB         -1398.79         -311.50           165         /CSB         -1339.49         -311.50           166         PSO         -1280.18         -311.50           167         PS1         -1220.88         -311.50           168         TMX         -1161.57         -311.50           170         BR         -1042.96         -311.50           171                                                                | 150 | NC         | -2190.40 | -293.00 |
| 153         NC         -2078.80         -293.00           154         VM         -1991.84         -311.50           155         VM         -1932.53         -311.50           156         VM         -1873.23         -311.50           157         VGO         -1813.92         -311.50           158         VGO         -1754.62         -311.50           159         VGI         -1695.31         -311.50           160         VGI         -1636.01         -311.50           161         VGI         -1576.70         -311.50           162         VGI         -1577.40         -311.50           163         VGS         -1458.09         -311.50           163         VGS         -1458.09         -311.50           164         /RESB         -1398.79         -311.50           165         /CSB         -1339.49         -311.50           166         PSO         -1280.18         -311.50           167         PS1         -1220.88         -311.50           168         TMX         -1161.57         -311.50           170         BR         -1042.96         -311.50           171                                                               | 151 | NC         | -2153.20 | -293.00 |
| 154         VM         -1991.84         -311.50           155         VM         -1932.53         -311.50           156         VM         -1873.23         -311.50           157         VGO         -1813.92         -311.50           158         VGO         -1754.62         -311.50           159         VGI         -1695.31         -311.50           160         VGI         -1636.01         -311.50           161         VGI         -1576.70         -311.50           162         VGI         -1577.40         -311.50           163         VGS         -1458.09         -311.50           163         VGS         -1458.09         -311.50           164         /RESB         -1398.79         -311.50           165         /CSB         -1339.49         -311.50           166         PSO         -1280.18         -311.50           167         PS1         -1220.88         -311.50           168         TMX         -1161.57         -311.50           170         BR         -1042.96         -311.50           171         MODE         -983.66         -311.50           172                                                              | 152 | NC         | -2116.00 | -293.00 |
| 155         VM         -1932.53         -311.50           156         VM         -1873.23         -311.50           157         VGO         -1813.92         -311.50           158         VGO         -1754.62         -311.50           159         VGI         -1695.31         -311.50           160         VGI         -1636.01         -311.50           161         VGI         -1576.70         -311.50           162         VGI         -1517.40         -311.50           163         VGS         -1458.09         -311.50           163         VGS         -1458.09         -311.50           164         /RESB         -1398.79         -311.50           165         /CSB         -1339.49         -311.50           166         PSO         -1280.18         -311.50           167         PS1         -1220.88         -311.50           168         TMX         -1161.57         -311.50           169         TMY         -1102.27         -311.50           170         BR         -1042.96         -311.50           171         MODE         -983.66         -311.50           172 <td>153</td> <td>NC</td> <td>-2078.80</td> <td>-293.00</td> | 153 | NC         | -2078.80 | -293.00 |
| 156         VM         -1873.23         -311.50           157         VGO         -1813.92         -311.50           158         VGO         -1754.62         -311.50           159         VGI         -1695.31         -311.50           160         VGI         -1636.01         -311.50           161         VGI         -1576.70         -311.50           162         VGI         -1517.40         -311.50           163         VGS         -1458.09         -311.50           163         VGS         -1458.09         -311.50           164         /RESB         -1398.79         -311.50           165         /CSB         -1339.49         -311.50           166         PSO         -1280.18         -311.50           167         PS1         -1220.88         -311.50           168         TMX         -1161.57         -311.50           169         TMY         -1102.27         -311.50           170         BR         -1042.96         -311.50           171         MODE         -983.66         -311.50           173         VSS         -865.05         -311.50           174 <td>154</td> <td>VM</td> <td>-1991.84</td> <td>-311.50</td> | 154 | VM         | -1991.84 | -311.50 |
| 157         VGO         -1813.92         -311.50           158         VGO         -1754.62         -311.50           159         VGI         -1695.31         -311.50           160         VGI         -1636.01         -311.50           161         VGI         -1576.70         -311.50           162         VGI         -1517.40         -311.50           163         VGS         -1458.09         -311.50           164         /RESB         -1398.79         -311.50           165         /CSB         -1339.49         -311.50           166         PSO         -1280.18         -311.50           167         PS1         -1220.88         -311.50           168         TMX         -1161.57         -311.50           169         TMY         -1102.27         -311.50           170         BR         -1042.96         -311.50           171         MODE         -983.66         -311.50           173         VSS         -865.05         -311.50           174         VSS         -865.05         -311.50           175         VSS         -687.13         -311.50           176                                                              | 155 | VM         | -1932.53 | -311.50 |
| 158         VGO         -1754.62         -311.50           159         VGI         -1695.31         -311.50           160         VGI         -1636.01         -311.50           161         VGI         -1576.70         -311.50           162         VGI         -1517.40         -311.50           163         VGS         -1458.09         -311.50           164         /RESB         -1398.79         -311.50           165         /CSB         -1398.79         -311.50           166         PSO         -1280.18         -311.50           167         PS1         -1220.88         -311.50           168         TMX         -1161.57         -311.50           169         TMY         -1102.27         -311.50           170         BR         -1042.96         -311.50           171         MODE         -983.66         -311.50           172         CP         -924.35         -311.50           173         VSS         -865.05         -311.50           174         VSS         -805.74         -311.50           175         VSS         -687.13         -311.50           176                                                                | 156 | VM         | -1873.23 | -311.50 |
| 159         VGI         -1695.31         -311.50           160         VGI         -1636.01         -311.50           161         VGI         -1576.70         -311.50           162         VGI         -1517.40         -311.50           163         VGS         -1458.09         -311.50           164         /RESB         -1398.79         -311.50           165         /CSB         -1339.49         -311.50           166         PSO         -1280.18         -311.50           167         PS1         -1220.88         -311.50           168         TMX         -1161.57         -311.50           169         TMY         -1102.27         -311.50           170         BR         -1042.96         -311.50           171         MODE         -983.66         -311.50           172         CP         -924.35         -311.50           173         VSS         -865.05         -311.50           174         VSS         -805.74         -311.50           175         VSS         -687.13         -311.50           176         VSS         -687.13         -311.50           178                                                                 | 157 | VGO        | -1813.92 | -311.50 |
| 160         VGI         -1636.01         -311.50           161         VGI         -1576.70         -311.50           162         VGI         -1517.40         -311.50           163         VGS         -1458.09         -311.50           164         /RESB         -1398.79         -311.50           165         /CSB         -1339.49         -311.50           166         PSO         -1280.18         -311.50           167         PS1         -1220.88         -311.50           168         TMX         -1161.57         -311.50           169         TMY         -1102.27         -311.50           170         BR         -1042.96         -311.50           171         MODE         -983.66         -311.50           172         CP         -924.35         -311.50           173         VSS         -865.05         -311.50           174         VSS         -805.74         -311.50           175         VSS         -687.13         -311.50           176         VSS         -687.13         -311.50           178         RW_WR         -568.52         -311.50           179                                                                | 158 | VGO        | -1754.62 | -311.50 |
| 161         VGI         -1576.70         -311.50           162         VGI         -1517.40         -311.50           163         VGS         -1458.09         -311.50           164         /RESB         -1398.79         -311.50           165         /CSB         -1339.49         -311.50           166         PSO         -1280.18         -311.50           167         PS1         -1220.88         -311.50           168         TMX         -1161.57         -311.50           169         TMY         -1102.27         -311.50           170         BR         -1042.96         -311.50           171         MODE         -983.66         -311.50           172         CP         -924.35         -311.50           173         VSS         -865.05         -311.50           174         VSS         -805.74         -311.50           175         VSS         -746.43         -311.50           176         VSS         -687.13         -311.50           177         VSS         -627.83         -311.50           178         RW_WR         -568.52         -311.50           179                                                                 | 159 | VGI        | -1695.31 | -311.50 |
| 162         VGI         -1517.40         -311.50           163         VGS         -1458.09         -311.50           164         /RESB         -1398.79         -311.50           165         /CSB         -1339.49         -311.50           166         PS0         -1280.18         -311.50           167         PS1         -1220.88         -311.50           168         TMX         -1161.57         -311.50           169         TMY         -1102.27         -311.50           170         BR         -1042.96         -311.50           171         MODE         -983.66         -311.50           172         CP         -924.35         -311.50           173         VSS         -865.05         -311.50           174         VSS         -805.74         -311.50           175         VSS         -687.13         -311.50           176         VSS         -687.13         -311.50           177         VSS         -627.83         -311.50           178         RW_WR         -568.52         -311.50           179         E_RD         -509.22         -311.50           180                                                                 | 160 | VGI        | -1636.01 | -311.50 |
| 163         VGS         -1458.09         -311.50           164         /RESB         -1398.79         -311.50           165         /CSB         -1339.49         -311.50           166         PS0         -1280.18         -311.50           167         PS1         -1220.88         -311.50           168         TMX         -1161.57         -311.50           169         TMY         -1102.27         -311.50           170         BR         -1042.96         -311.50           171         MODE         -983.66         -311.50           172         CP         -924.35         -311.50           173         VSS         -865.05         -311.50           174         VSS         -805.74         -311.50           175         VSS         -746.43         -311.50           176         VSS         -687.13         -311.50           177         VSS         -627.83         -311.50           178         RW_WR         -568.52         -311.50           179         E_RD         -509.22         -311.50           180         DA         -449.91         -311.50                                                                                 | 161 | VGI        | -1576.70 | -311.50 |
| 164         /RESB         -1398.79         -311.50           165         /CSB         -1339.49         -311.50           166         PS0         -1280.18         -311.50           167         PS1         -1220.88         -311.50           168         TMX         -1161.57         -311.50           169         TMY         -1102.27         -311.50           170         BR         -1042.96         -311.50           171         MODE         -983.66         -311.50           172         CP         -924.35         -311.50           173         VSS         -865.05         -311.50           174         VSS         -805.74         -311.50           175         VSS         -687.13         -311.50           176         VSS         -687.13         -311.50           177         VSS         -627.83         -311.50           178         RW_WR         -568.52         -311.50           179         E_RD         -509.22         -311.50           180         DA         -449.91         -311.50                                                                                                                                            | 162 | VGI        | -1517.40 | -311.50 |
| 165         /CSB         -1339.49         -311.50           166         PS0         -1280.18         -311.50           167         PS1         -1220.88         -311.50           168         TMX         -1161.57         -311.50           169         TMY         -1102.27         -311.50           170         BR         -1042.96         -311.50           171         MODE         -983.66         -311.50           172         CP         -924.35         -311.50           173         VSS         -865.05         -311.50           174         VSS         -805.74         -311.50           175         VSS         -746.43         -311.50           176         VSS         -687.13         -311.50           177         VSS         -627.83         -311.50           178         RW_WR         -568.52         -311.50           179         E_RD         -509.22         -311.50           180         DA         -449.91         -311.50                                                                                                                                                                                                         | 163 | VGS        | -1458.09 | -311.50 |
| 166         PS0         -1280.18         -311.50           167         PS1         -1220.88         -311.50           168         TMX         -1161.57         -311.50           169         TMY         -1102.27         -311.50           170         BR         -1042.96         -311.50           171         MODE         -983.66         -311.50           172         CP         -924.35         -311.50           173         VSS         -865.05         -311.50           174         VSS         -805.74         -311.50           175         VSS         -746.43         -311.50           176         VSS         -687.13         -311.50           177         VSS         -627.83         -311.50           178         RW_WR         -568.52         -311.50           179         E_RD         -509.22         -311.50           180         DA         -449.91         -311.50                                                                                                                                                                                                                                                                     | 164 | /RESB      | -1398.79 | -311.50 |
| 167         PS1         -1220.88         -311.50           168         TMX         -1161.57         -311.50           169         TMY         -1102.27         -311.50           170         BR         -1042.96         -311.50           171         MODE         -983.66         -311.50           172         CP         -924.35         -311.50           173         VSS         -865.05         -311.50           174         VSS         -805.74         -311.50           175         VSS         -746.43         -311.50           176         VSS         -687.13         -311.50           177         VSS         -627.83         -311.50           178         RW_WR         -568.52         -311.50           179         E_RD         -509.22         -311.50           180         DA         -449.91         -311.50                                                                                                                                                                                                                                                                                                                                | 165 | /CSB       | -1339.49 | -311.50 |
| 168         TMX         -1161.57         -311.50           169         TMY         -1102.27         -311.50           170         BR         -1042.96         -311.50           171         MODE         -983.66         -311.50           172         CP         -924.35         -311.50           173         VSS         -865.05         -311.50           174         VSS         -805.74         -311.50           175         VSS         -746.43         -311.50           176         VSS         -687.13         -311.50           177         VSS         -627.83         -311.50           178         RW_WR         -568.52         -311.50           179         E_RD         -509.22         -311.50           180         DA         -449.91         -311.50                                                                                                                                                                                                                                                                                                                                                                                           | 166 | PS0        | -1280.18 | -311.50 |
| 169         TMY         -1102.27         -311.50           170         BR         -1042.96         -311.50           171         MODE         -983.66         -311.50           172         CP         -924.35         -311.50           173         VSS         -865.05         -311.50           174         VSS         -805.74         -311.50           175         VSS         -746.43         -311.50           176         VSS         -687.13         -311.50           177         VSS         -627.83         -311.50           178         RW_WR         -568.52         -311.50           179         E_RD         -509.22         -311.50           180         DA         -449.91         -311.50                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 167 | PS1        | -1220.88 | -311.50 |
| 170         BR         -1042.96         -311.50           171         MODE         -983.66         -311.50           172         CP         -924.35         -311.50           173         VSS         -865.05         -311.50           174         VSS         -805.74         -311.50           175         VSS         -746.43         -311.50           176         VSS         -687.13         -311.50           177         VSS         -627.83         -311.50           178         RW_WR         -568.52         -311.50           179         E_RD         -509.22         -311.50           180         DA         -449.91         -311.50                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 168 | TMX        | -1161.57 | -311.50 |
| 171       MODE       -983.66       -311.50         172       CP       -924.35       -311.50         173       VSS       -865.05       -311.50         174       VSS       -805.74       -311.50         175       VSS       -746.43       -311.50         176       VSS       -687.13       -311.50         177       VSS       -627.83       -311.50         178       RW_WR       -568.52       -311.50         179       E_RD       -509.22       -311.50         180       DA       -449.91       -311.50                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 169 | TMY        | -1102.27 | -311.50 |
| 172         CP         -924.35         -311.50           173         VSS         -865.05         -311.50           174         VSS         -805.74         -311.50           175         VSS         -746.43         -311.50           176         VSS         -687.13         -311.50           177         VSS         -627.83         -311.50           178         RW_WR         -568.52         -311.50           179         E_RD         -509.22         -311.50           180         DA         -449.91         -311.50                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 170 | BR         | -1042.96 | -311.50 |
| 173     VSS     -865.05     -311.50       174     VSS     -805.74     -311.50       175     VSS     -746.43     -311.50       176     VSS     -687.13     -311.50       177     VSS     -627.83     -311.50       178     RW_WR     -568.52     -311.50       179     E_RD     -509.22     -311.50       180     DA     -449.91     -311.50                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 171 | MODE       | -983.66  | -311.50 |
| 174     VSS     -805.74     -311.50       175     VSS     -746.43     -311.50       176     VSS     -687.13     -311.50       177     VSS     -627.83     -311.50       178     RW_WR     -568.52     -311.50       179     E_RD     -509.22     -311.50       180     DA     -449.91     -311.50                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 172 | CP         | -924.35  | -311.50 |
| 175     VSS     -746.43     -311.50       176     VSS     -687.13     -311.50       177     VSS     -627.83     -311.50       178     RW_WR     -568.52     -311.50       179     E_RD     -509.22     -311.50       180     DA     -449.91     -311.50                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 173 | VSS        | -865.05  | -311.50 |
| 176       VSS       -687.13       -311.50         177       VSS       -627.83       -311.50         178       RW_WR       -568.52       -311.50         179       E_RD       -509.22       -311.50         180       DA       -449.91       -311.50                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 174 | VSS        | -805.74  | -311.50 |
| 177     VSS     -627.83     -311.50       178     RW_WR     -568.52     -311.50       179     E_RD     -509.22     -311.50       180     DA     -449.91     -311.50                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 175 | VSS        | -746.43  | -311.50 |
| 178     RW_WR     -568.52     -311.50       179     E_RD     -509.22     -311.50       180     DA     -449.91     -311.50                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 176 | VSS        | -687.13  | -311.50 |
| 179         E_RD         -509.22         -311.50           180         DA         -449.91         -311.50                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 177 | VSS        | -627.83  | -311.50 |
| 180 DA -449.91 -311.50                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 178 | RW_WR      | -568.52  | -311.50 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 179 | E_RD       | -509.22  | -311.50 |
| 191 \ \( \Lambda \) \( \text{200.64} \) \( \text{244.60} \)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 180 | DA         | -449.91  | -311.50 |
| 101 AU -380.01 -311.50                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 181 | A0         | -390.61  | -311.50 |
| 182 D[7] -331.30 -311.50                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 182 | D[7]       | -331.30  | -311.50 |
| 183 D[6] -272.00 -311.50                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 183 | D[6]       | -272.00  | -311.50 |
| 184 D[5] -212.69 -311.50                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 184 | D[5]       | -212.69  | -311.50 |
| 185 D[4] -153.39 -311.50                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 185 | D[4]       | -153.39  |         |
| 186 D[3] -94.08 -311.50                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 186 | D[3]       | -94.08   | -311.50 |

# **ST7033**

| 01703  |       | 1       |         |  |
|--------|-------|---------|---------|--|
| NO.    | NAME  | Х       | Υ       |  |
| 187    | D[2]  | -34.78  | -311.50 |  |
| 188    | D[1]  | 24.54   | -311.50 |  |
| 189    | D[0]  | 83.84   | -311.50 |  |
| 190    | OSC   | 143.15  | -311.50 |  |
| 191    | VDD1  | 202.45  | -311.50 |  |
| 192    | VDD1  | 261.75  | -311.50 |  |
| 193    | VDD1  | 321.06  | -311.50 |  |
| 194    | VDD1  | 380.37  | -311.50 |  |
| 195    | VDD2  | 439.67  | -311.50 |  |
| 196    | VDD2  | 498.97  | -311.50 |  |
| 197    | VDD2  | 558.28  | -311.50 |  |
| 198    | VDD2  | 617.59  | -311.50 |  |
| 199    | VRS   | 676.89  | -311.50 |  |
| 200    | T[1]  | 723.54  | -307.75 |  |
| 201    | T[2]  | 756.84  | -307.75 |  |
| 202    | T[3]  | 790.14  | -307.75 |  |
| 203    | T[4]  | 823.44  | -307.75 |  |
| 204    | T[5]  | 856.74  | -307.75 |  |
| 205    | T[6]  | 890.04  | -307.75 |  |
| 206    | T[0]  | 928.84  | -307.75 |  |
| 207    | T[7]  | 967.64  | -307.75 |  |
| 208    | T[8]  | 1000.94 | -307.75 |  |
| 209    | T[9]  | 1034.24 | -307.75 |  |
| 210    | T[10] | 1067.54 | -307.75 |  |
| 211    | T[11] | 1100.84 | -307.75 |  |
| 212    | T[12] | 1134.14 | -307.75 |  |
| 213    | V0O   | 1187.58 | -311.50 |  |
| 214    | V0O   | 1246.89 | -311.50 |  |
| 215    | V0I   | 1306.20 | -311.50 |  |
| 216    | VOI   | 1365.50 | -311.50 |  |
| 217    | VOI   | 1424.80 | -311.50 |  |
| 218    | VOI   | 1484.11 | -311.50 |  |
| 219    | V0S   | 1543.42 | -311.50 |  |
| 220    | XV0O  | 1605.87 | -311.50 |  |
| 221    | XV0O  | 1665.17 | -311.50 |  |
| 222    | XV0I  | 1724.48 | -311.50 |  |
| 223    | XV0I  | 1783.79 | -311.50 |  |
| 224    | XV0I  | 1843.09 | -311.50 |  |
| 225    | XV0I  | 1902.39 | -311.50 |  |
| 226    | XV0S  | 1961.70 | -311.50 |  |
| 227    | NC    | 2041.60 | -293.00 |  |
| 228    | NC    | 2078.80 | -293.00 |  |
| 229    | NC    | 2116.00 | -293.00 |  |
| 230    | NC    | 2153.20 | -293.00 |  |
| 231    | NC    | 2190.40 | -293.00 |  |
| 232    | NC    | 2227.60 | -293.00 |  |
| 233 NC |       | 2264.80 | -293.00 |  |

| NO. | NAME | Χ       | Υ       |
|-----|------|---------|---------|
| 234 | NC   | 2302.00 | -293.00 |
| 235 | NC   | 2339.20 | -293.00 |
| 236 | NC   | 2376.40 | -293.00 |
| 237 | NC   | 2413.60 | -293.00 |
| 238 | NC   | 2450.80 | -293.00 |

# 5. BLOCK DIAGRAM



# **6. PINNING DESCRIPTIONS**

| Pin Name          | I/O      | Description                                                                                                                                                                                                                         |               |                                               |                         |      | unt |
|-------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-----------------------------------------------|-------------------------|------|-----|
| LCD driver output | ts       | · · · · · · · · · · · · · · · · · · ·                                                                                                                                                                                               |               |                                               |                         |      |     |
|                   |          | LCD segment driver outputs.  The display data and the M signal control the output voltage of segment driver.                                                                                                                        |               |                                               |                         |      |     |
|                   |          | Display data                                                                                                                                                                                                                        | Frame         |                                               | er output voltage       |      |     |
| SEG0 to SEG95     | 0        |                                                                                                                                                                                                                                     |               | Normal display                                | Reverse display         | 96   |     |
|                   |          | H                                                                                                                                                                                                                                   | -             | VG                                            | VSS                     |      |     |
|                   |          | H                                                                                                                                                                                                                                   | +             | VSS                                           | VG                      |      |     |
|                   |          | L                                                                                                                                                                                                                                   | -             | VSS                                           | VG                      |      |     |
|                   |          | L<br>Dower o                                                                                                                                                                                                                        | +             | VG                                            | VSS                     |      |     |
|                   |          |                                                                                                                                                                                                                                     | ave mode      | VSS                                           | VSS                     |      |     |
|                   |          | common driver                                                                                                                                                                                                                       | anning data   | a and the M signal con                        | trol the output voltage | e of |     |
| 00110             |          | Display data                                                                                                                                                                                                                        | Frame         | Normal display                                | Reverse display         |      |     |
| COM0 to COM3      | 0        | Н                                                                                                                                                                                                                                   | _             |                                               | V0                      | 68   |     |
|                   |          | Н                                                                                                                                                                                                                                   | +             |                                               | /0                      |      |     |
|                   |          | L                                                                                                                                                                                                                                   | -             | V                                             | VM                      |      |     |
|                   |          | L                                                                                                                                                                                                                                   | +             | V                                             | VM                      |      |     |
|                   |          | Power save mode VSS                                                                                                                                                                                                                 |               |                                               |                         |      |     |
| MICROPROCESS      | OR INTER | RFACE                                                                                                                                                                                                                               |               |                                               |                         | L    |     |
|                   |          | Microprocessor interface mode selection pins.                                                                                                                                                                                       |               |                                               |                         |      |     |
|                   | I        | PS1                                                                                                                                                                                                                                 | PS0           |                                               | Interface Mode          |      |     |
|                   |          | 1                                                                                                                                                                                                                                   | 1             | 8080-series paral                             |                         |      |     |
| PS[1,0]           |          | 1                                                                                                                                                                                                                                   | 0             | 6800-series paral                             |                         | 2    |     |
|                   |          | 0                                                                                                                                                                                                                                   | 1             | 4-line SPI MPU ir                             |                         |      |     |
|                   |          | 0                                                                                                                                                                                                                                   | 0             | 3-line SPI MPU ir                             | nterface                |      |     |
|                   |          | Chin select inn                                                                                                                                                                                                                     | ut nin        | I                                             |                         |      |     |
| /CSB              | 1        | Chip select input pin.  Data/instruction I/O is enabled only when /CSB is "L". When chip select is non-active, D7D0 are high impedance.                                                                                             |               |                                               | et is 1                 |      |     |
| /RESB             | I        | Reset input pin. When /RESB is "L", initialization is executed.                                                                                                                                                                     |               |                                               |                         | 1    |     |
| A0                | I        | It determines whether the data bits are data or a command.  A0=" H ": Indicates that D0 to D7 are display data.  A0=" L ": Indicates that D0 to D7 are control data.  There is no A0 pin in three line, so this pin can fix to " H" |               |                                               | 1                       |      |     |
|                   |          | Read/Write ope                                                                                                                                                                                                                      | eration contr | ol pin (if using Parallel i                   | nterface).              |      |     |
| RW_WR             | I        | MPU Type                                                                                                                                                                                                                            | RW_WR         | Interface Mod                                 | de                      |      |     |
|                   |          | 6800-series                                                                                                                                                                                                                         | R/W           | R/W="H": Read;<br>R/W="L": Write.             |                         | 1    |     |
|                   |          | 8080-series                                                                                                                                                                                                                         | WR            | Signals (Instruction of data bus will be late | hed at the              |      |     |
|                   |          | 8080-series                                                                                                                                                                                                                         | /VV K         | raising edge of this sign                     |                         |      |     |

# **ST7033**

| 317033             |                                                               |                                                                              |                                                                      |                                                 |              |   |  |  |
|--------------------|---------------------------------------------------------------|------------------------------------------------------------------------------|----------------------------------------------------------------------|-------------------------------------------------|--------------|---|--|--|
|                    |                                                               | Read/Write ope                                                               | Read/Write operation control pin (if using Parallel interface).      |                                                 |              |   |  |  |
|                    | MPU Type                                                      |                                                                              |                                                                      |                                                 |              |   |  |  |
|                    |                                                               | 5 : , p =                                                                    | E_RD                                                                 | Interface Mode Signals (Instruction or Data) on |              |   |  |  |
|                    |                                                               |                                                                              |                                                                      | data bus will be latched by MPU                 |              |   |  |  |
| E_RD               |                                                               | 6800-series                                                                  | Е                                                                    | or this IC (depends on R/W) at                  |              | 1 |  |  |
| L_IND              | •                                                             |                                                                              |                                                                      | the falling edge of this signal.                |              | • |  |  |
|                    |                                                               |                                                                              |                                                                      |                                                 |              |   |  |  |
|                    |                                                               | 9090 aariaa                                                                  | /DD                                                                  | Internal status (or display data)               |              |   |  |  |
|                    |                                                               | 8080-series                                                                  | /RD                                                                  | will be read out to data bus after              |              |   |  |  |
|                    |                                                               |                                                                              | the falling edge of this signal.                                     |                                                 |              |   |  |  |
|                    |                                                               |                                                                              | _                                                                    | not actived, D7D0 are high imped                | dance.       |   |  |  |
|                    |                                                               |                                                                              | nterface (68                                                         | •                                               |              |   |  |  |
|                    |                                                               |                                                                              |                                                                      | nected to the standard 8-bit MPU da             | ta bus.      |   |  |  |
| D0D7               | I                                                             |                                                                              | •                                                                    | 3 line or 4 line):                              |              | 8 |  |  |
|                    |                                                               | SCLK: D                                                                      | 0;                                                                   |                                                 |              |   |  |  |
|                    |                                                               | SDA: D1                                                                      | ~D3;                                                                 |                                                 |              |   |  |  |
|                    |                                                               | D4~D7 n                                                                      | nust connect                                                         | to VDD1.                                        |              |   |  |  |
| LCD DRIVER SUPI    | PLY                                                           | 1                                                                            |                                                                      |                                                 |              |   |  |  |
|                    |                                                               | ● OSC="H                                                                     | ": Use the bເ                                                        | uilt-in oscillator.                             |              |   |  |  |
|                    |                                                               | ● OSC="L"                                                                    | : Both exteri                                                        | nal clock and built-in oscillator are ir        | hibited. And |   |  |  |
| osc                |                                                               | the displ                                                                    | ay circuits v                                                        | will not be clocked and kept in a [             | OC state. To | 1 |  |  |
| USC                | '                                                             | avoid thi                                                                    | is, the chip                                                         | should always be put into Power-                | Down Mode    | ı |  |  |
|                    |                                                               | before st                                                                    | before stopping the clock.                                           |                                                 |              |   |  |  |
|                    |                                                               | <ul> <li>If using e</li> </ul>                                               | If using external clock, connect this pin to the external clock.     |                                                 |              |   |  |  |
| POWER SUPPLY       |                                                               | -                                                                            |                                                                      |                                                 | <b>.</b>     |   |  |  |
| VSS                | Power                                                         | Ground.                                                                      |                                                                      |                                                 |              | 5 |  |  |
|                    |                                                               | Digital circuits                                                             | Digital circuits supply voltage.                                     |                                                 |              |   |  |  |
| VDD1               | Power                                                         | The 2 power supply rails, VDD1 and VDD2, could be connected together.        |                                                                      |                                                 |              | 4 |  |  |
|                    |                                                               | Use this power                                                               | Ise this power to be the high voltage level for the Option pins.     |                                                 |              |   |  |  |
| = = -              | _                                                             | Analog circuits                                                              |                                                                      |                                                 |              | _ |  |  |
| VDD2               | Power                                                         | The 2 power su                                                               | The 2 power supply rails, VDD and VDD2, could be connected together. |                                                 |              | 4 |  |  |
|                    |                                                               | Negative LCD                                                                 | driver supply                                                        | / voltages.                                     |              |   |  |  |
| XV0I, XV0O, XV0S   | Power                                                         |                                                                              |                                                                      | d be separated in ITO layout.                   |              | 7 |  |  |
| 7,101,7,100,7,100  | XV0I, XV0O & XV0S should be connected together in FPC layout. |                                                                              |                                                                      |                                                 | •            |   |  |  |
|                    |                                                               | ,                                                                            |                                                                      |                                                 |              |   |  |  |
|                    |                                                               | $V0 \ge VG \ge VM$                                                           | -                                                                    | supply for the liquid crystal.                  |              |   |  |  |
| \/0L\/0O\/0S:      | Power                                                         |                                                                              |                                                                      | separated in ITO layout.                        |              |   |  |  |
| V0I, V0O, V0S;     |                                                               | V0I, V0O & V0S should be separated in 110 layout.                            |                                                                      |                                                 | 6            |   |  |  |
| VGI, VGO, VGS      | Supply                                                        |                                                                              |                                                                      | e separated in ITO layout.                      |              |   |  |  |
|                    |                                                               | VGI, VGO & V                                                                 | GS should b                                                          | e connected together in FPC layout              | ·            |   |  |  |
|                    | D                                                             |                                                                              |                                                                      |                                                 |              |   |  |  |
| VM                 | Power                                                         | LCD driving voltage for commons.                                             |                                                                      |                                                 |              |   |  |  |
|                    | Supply                                                        | 5                                                                            |                                                                      |                                                 | 6            |   |  |  |
| VRS                | Power                                                         | Reserved to monitor internal Voltage Regulator reference level, must be left |                                                                      |                                                 |              |   |  |  |
| open.              |                                                               |                                                                              |                                                                      |                                                 |              |   |  |  |
| Configuration Pins | 8                                                             | T                                                                            |                                                                      |                                                 | 1            |   |  |  |
| MODE               |                                                               | Test pin.                                                                    |                                                                      |                                                 |              | 1 |  |  |
| MODE               | ı                                                             | L                                                                            |                                                                      |                                                 |              |   |  |  |
| MODE               | I                                                             | Must fix to "L                                                               |                                                                      |                                                 |              |   |  |  |
|                    | <u> </u>                                                      | Set Booster sta                                                              |                                                                      |                                                 |              |   |  |  |
| CP                 | 1                                                             | ł                                                                            |                                                                      |                                                 |              | 1 |  |  |

# **ST7033**

| BR       | ı | Test pin.  Must fix to "L"                                                                                                                                                                                               | 1  |
|----------|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| Test Pin |   |                                                                                                                                                                                                                          |    |
| T0~T12   |   | Test pins. Do not use these pins.                                                                                                                                                                                        | 13 |
| ТМХ      | ı | Mirror X: SEG bi-direction selection (refer to pad center coordinates).  TMX connect to VSS :MX mode1(refer to segment driver direction select)  TMX connect to VDD1 :MX mode2(refer to segment driver direction select) | 1  |
| TMY      | ı | Mirror Y: COM bi-direction selection (refer to pad center coordinates).  TMY connect to VSS: MY mode1(refer to common driver direction select)  TMY connect to VDD1: MY mode2(refer to common driver direction select)   | 1  |
| DA       | I | Test pin.  Must fix to "L"                                                                                                                                                                                               | 1  |

## Recommended I/O PIN ITO Resistance Limitation

| PIN Name              | ITO Resister |
|-----------------------|--------------|
| PS[1:0],OSC,CP,BR     | <5ΚΩ         |
| T0~T12,VRS            | Floating     |
| VDD1, VDD2, VSS       | <100Ω        |
| V0, VG , VM , XV0     | <500Ω        |
| A0,/WR,/RD,/CSB, D0D7 | <1ΚΩ         |
| /RESB                 | RESB<10KΩ    |

### 7. FUNCTIONS DESCRIPTION

#### **MICROPROCESSOR INTERFACE**

#### **Chip Select Input**

There is /CSB pin for chip selection. The ST7033 can interface with an MPU when /CSB is "L". When /CSB is "H", the internal shift register and the counter are reset.

#### Parallel / Serial Interface

ST7033 has five types of interface with an MPU, which are three serial and two parallel interfaces. This parallel or serial interface is determined by PS [1:0] pin as shown in Table 1.

| PS1 | PS0 | /CSB | A0    | State                              |
|-----|-----|------|-------|------------------------------------|
| Н   | Н   | /CSB | A0    | 8080-series parallel MPU interface |
| Н   | L   | /CSB | A0    | 6800-series parallel MPU interface |
| L   | Н   | /CSB | A0    | 4 Pin-SPI MPU interface            |
| L   | L   | /CSB | " * " | 3 Pin-SPI MPU interface            |

Table 1. Parallel/Serial Interface Mode

#### **Parallel Interface**

The 8-bit bi-directional data bus is used in parallel interface and the type of MPU is selected by PS1~PS0 as shown in Table 2. The type of data transfer is determined by signals at A0, /RD (E) and /WR(R/W) as shown in Table 3.

| PS1 | PS0 | /CSB | A0 | /RD (E) | /WR (R/W) | DB0 to DB7 | MPU bus     |
|-----|-----|------|----|---------|-----------|------------|-------------|
| Н   | Η   | /CSB | A0 | /RD     | WR        | DB0 to DB7 | 8080-series |
| Н   | L   | /CSB | A0 | E       | R/W       | DB0 to DB7 | 6800-series |

**Table 2. Microprocessor Selection for Parallel Interface** 

| Common | 6800- | series | 8080- | series | Description                               |
|--------|-------|--------|-------|--------|-------------------------------------------|
| A0     | Е     | R/W    | /RD   | /WR    | Description                               |
| Н      | Н     | Н      | L     | Н      | Display data read out                     |
| Н      | Н     | L      | Н     | L      | Display data write                        |
| L      | Н     | Η      | L     | Н      | Register status read                      |
| L      | Н     | L      | Н     | L      | Writes to internal register (instruction) |

**Table 3. Parallel Data Transfer** 

NOTE: By fixing /RD (E) pin at high (VDD1) in 6800-series interface mode, /CSB can be used as enable signal. In this case, interface data is latched at the rising edge of /CSB and the access type is determined by signals on A0, /WR(R/W) just same as 6800-series mode.

#### Serial Interface

| Serial Mode          | PS1 | PS0 | /CSB | A0                     |
|----------------------|-----|-----|------|------------------------|
| 4-line SPI interface | L   | Н   | /CSB | Used                   |
| 3-line SPI interface | L   | L   | /CSB | Not Used<br>Fix to "H" |

**Table 4. Microprocessor Selection for Serial Interface** 

#### PS1= "L", PS0= "H": 4-line SPI interface

When the ST7033 is active (/CSB="L"), serial data (D1) and serial clock (D0) inputs are enabled. When /CSB is "High", the internal 8-bit shift register and the 3-bit counter are reset. The display data/command indication is controlled by the register selection pin (A0). The signals transferred on data bus will be display data when A0 is high and will be instruction when A0 is low. The read feature is not supported in this mode. Serial data on SDA (D1) is latched at the rising edge of serial clock on SCLK (D0). After the eighth serial clock, the serial data will be processed as 8-bit parallel data. The DDRAM column address pointer will be increased by one automatically after each byte of DDRAM access.



#### 3-line SPI interface

When ST7033 is active (/CSB="L"), SDA-out, SDA-in and SCL inputs are enabled. When ST7033 is not active (/CSB="H"), the internal 8-bit shift register and the 3-bit counter are reset. The A0 pin is not available in this mode. Before issuing serial data, an A0 bit is required to indicate the access is data or instruction. The read feature is not supported in this mode except ID code read feature. Serial data on SDA (D1) is latched at the rising edge of serial clock on SCLK (D0). After the eighth serial clock, the serial data will be processed as 8-bit parallel data. The DDRAM column address pointer will be increased by one automatically after each byte of DDRAM access.



## ST7033

#### **DISPLAY DATA RAM (DDRAM)**

The ST7033 contains a 4x96 bit static RAM that stores the display data. The display data RAM store the dot data for the LCD.It is 4-row by 96-column addressable array. Each pixel can be selected when the column addresses are specified. Data are written to ram directly through D0 to D3 and D4 to D7 are disabled bits. The display data from the microprocessor correspond to the LCD common lines. The microprocessor can write to RAM through the I/O buffer. Since the LCD controller operates independently, data can be written into RAM at the same time as data is being displayed without causing the LCD flicker.

#### **Line Address Circuit**

This circuit assigns DDRAM a Line Address corresponding to the first line (COM0) of the display. Therefore, by setting Line Address repeatedly. At the beginning of each LCD frame, the contents of register are copied to the line counter which is increased by CL signal and generates the line address for transferring the 96-bit RAM data to the display data latch circuit.

#### **Column Address Circuit**

Column Address Circuit has an 8-bit preset counter that provides Column Address to the Display Data RAM. The display data RAM column address is specified by the Column Address Set command. The specified column address is incremented (+1) with each display data write command. This allows the MPU display data to be accessed continuously.

#### **ADDRESSING**

Data is downloaded in bytes into the RAM matrix of ST7033 as indicated in Figure 4. The display RAM has a matrix of 4 by 96 bits. The address pointer addresses the columns. The column address ranges are: 0 to 95 (1011111), .Addresses outside these ranges are not allowed. After the last column address (95) wraps around to 0.

#### **Data Structure**



Figure 4. Display Data RAM Map (1/4 Duty)

## **LCD** layout reference

| Layout method | LCD SEG             | LCD COM     |      |      |        | Display | RAM filli | ng order |        |        |        |
|---------------|---------------------|-------------|------|------|--------|---------|-----------|----------|--------|--------|--------|
|               | SEGn+2—a            | COM0 —      |      | SEGn | SEGn+1 | SEGn+2  | SEGn+3    | SEGn+4   | SEGn+5 | SEGn+6 | SEGn+7 |
|               | SEGn+3— f b SEGn+1  |             | COM0 | С    | b      | a       | f         | g        | e      | d      | DP     |
| Method 1      | SEGn+4 g SEGn       |             | COM1 | х    | Х      | Х       | х         | х        | Х      | Х      | х      |
|               | SEGn+5— e c SEGn+7  |             | COM2 | Х    | Х      | Х       | х         | Х        | Х      | Х      | х      |
|               | SEGn+6— d DP        |             | COM3 | Х    | Х      | Х       | Х         | Х        | Х      | Х      | х      |
|               |                     |             |      |      |        |         |           | 1        |        |        |        |
|               | SEGn — a            | COM0 —      |      | SEGn | SEGn+1 | SEGn+2  | SEGn+3    |          |        |        |        |
|               | SEGn+1— f b         |             | COM0 | a    | f      | e       | d         |          |        |        |        |
| Method 2      | g                   |             | COM1 | b    | g      | С       | DP        |          |        |        |        |
|               | SEGn+2 — e c        | —COM1       | COM2 | Х    | Х      | Х       | х         |          |        |        |        |
|               | SEGn+3— d DP        |             | COM3 | Х    | Х      | Х       | Х         |          |        |        |        |
|               |                     |             | -    |      |        |         | ,         |          |        |        |        |
|               | SEGn+1a             | COM0—       |      | SEGn | SEGn+1 | SEGn+2  |           |          |        |        |        |
|               | SEGn+2 — f b — SEGn |             | COM0 | b    | a      | f       |           |          |        |        |        |
| Method 3      | g                   |             | COM1 | DP   | d      | e       |           |          |        |        |        |
|               | e c                 | COM1 — COM2 | COM2 | С    | g      | х       |           |          |        |        |        |
|               | d MO DP             |             | COM3 | Х    | Х      | Х       | L         |          |        |        |        |
|               |                     |             |      |      |        | 1       |           |          |        |        |        |
|               | SEGn a              | COM0 — COM2 |      | SEGn | SEGn+1 | ļ       |           |          |        |        |        |
|               | f b                 |             | COM0 | a    | f      |         |           |          |        |        |        |
| Method 4      | g                   |             | COM1 | С    | e      |         |           |          |        |        |        |
|               | e c                 | COM1 COM3   | COM2 | b    | g      |         |           |          |        |        |        |
|               | SEGn+1— d DP        |             | COM3 | DP   | d      | L       |           |          |        |        |        |
|               | O DP                | )           |      | l    | I      | L       |           |          |        |        |        |

Figure 5. Relationships between LCD layout and display RAM filling order and display data

Notes 1: 'x '= data bit unchanged.

Notes 2: ST7033 is always operating in 1/4 duty.

#### **LCD DRIVER CIRCUIT**

4-channel common drivers and 96-channel segment drivers configure this driver circuit. This LCD panel driver voltage depends on the combination of display data and frame (positive or negative).



Figure 6. LCD Driver Waveforms

#### **Liquid Crystal Driver Power Circuit**

The Power Supply circuits generate the voltage levels necessary to drive liquid crystal driver circuits with low power consumption and the fewest components. There are voltage converter circuits, voltage regulator circuits, and voltage follower circuits. They are controlled by power control instruction.



Figure 7. External Components on V0, XV0 and VG

# 8. RESET CIRCUIT

Setting /RESB to "L" or Reset instruction can initialize internal function.

When /RESB becomes "L", following procedure is occurred.

Power save mode is entered

- --Oscillator circuit is stopped
- --The LCD power supply circuit is stopped
- --Display OFF
- --Display all point ON
- --Segment/Common output go to the VSS level

Display normal Column address: 0

Common scan direction : MY=0 Segment scan direction : MX=0 Power control [VB VR VF]=0

Booster: CP pad

# 9-1. INSTRUCTION TABLE

| 00111111                                  | CODE |    |    |    |    |    |    |    |    | DECODIDE                                                                                    |
|-------------------------------------------|------|----|----|----|----|----|----|----|----|---------------------------------------------------------------------------------------------|
| COMMAND                                   | A0   | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | DESCRIPTION                                                                                 |
| Display data write                        | 1    | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Write data to RAM                                                                           |
| Display ON/OFF                            | 0    | 1  | 0  | 1  | 0  | 1  | 1  | 1  | 0  | LCD display<br>0:OFF,1:ON                                                                   |
| Display<br>normal/reverse                 | 0    | 1  | 0  | 1  | 0  | 0  | 1  | 1  | 0  | LCD display<br>0:normal;1:reverse                                                           |
| Display all points ON/OFF                 | 0    | 1  | 0  | 1  | 0  | 0  | 1  | 0  | 0  | LCD display<br>0:normal;1:all points ON                                                     |
| Page address set                          | 0    | 1  | 0  | 1  | 1  | 0  | 0  | 0  | 0  | Set the DDRAM page address                                                                  |
| Column address set<br>Upper 3-bit address | 0    | 0  | 0  | 0  | 1  | *  | X6 | X5 | X4 | Set the DDRAM column                                                                        |
| Column address set<br>Lower 4-bit address | 0    | 0  | 0  | 0  | 0  | Х3 | X2 | X1 | X0 | address                                                                                     |
| Segment driver direction select           | 0    | 1  | 0  | 1  | 0  | 0  | 0  | 0  | MX | Sets the correspondence<br>between the DDRAM column<br>address and the SEG driver<br>output |
| Common driver direction select            | 0    | 1  | 1  | 0  | 0  | MY | *  | *  | *  | Sets the correspondence<br>between the DDRAM line<br>address and the COM driver<br>output   |
| Power control set                         | 0    | 0  | 0  | 1  | 0  | 1  | VB | VR | VF | Set the on-chip power supply circuit operation mode                                         |
| Power save mode                           | -    | -  | -  | -  | -  | -  | -  | -  | -  | Compound command of Display OFF and Display-all-points-ON                                   |
| Reset                                     | 0    | 1  | 1  | 1  | 0  | 0  | 0  | 1  | 0  | Software reset                                                                              |
| NOP                                       | 0    | 1  | 1  | 1  | 0  | 0  | 0  | 1  | 1  | No operation                                                                                |
| Enter mode set                            | 0    | 1  | 1  | 1  | 1  | 0  | 0  | 0  | 1  | Enter mode set                                                                              |
| Duty mode set                             | 0    | 1  | 0  | 1  | 0  | 1  | 1  | 0  | 0  | Set 1/4 duty                                                                                |
| Finish mode set                           | 0    | 1  | 1  | 1  | 1  | 0  | 0  | 0  | 0  | Finish mode set                                                                             |

Notes: "\*" = Disabled bit

### 9-2. INSTRUCTION DESCRIPTION

#### **Display data Write**

8-bit data of Display Data from the microprocessor can be written to the RAM location specified by the column address . The column address is increased by 1 automatically so that the microprocessor can continuously write data . During auto-increment, the column address wraps to 0 after the last column is written.

| Α0 | D7 | D6 | D5 | D4    | D3                 | D2 | D1 | D0 | Description |
|----|----|----|----|-------|--------------------|----|----|----|-------------|
| 1  |    |    |    | Write | Write to the DDRAM |    |    |    |             |

#### **Display ON/OFF**

This command turns the display ON and OFF.

| A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Description |
|----|----|----|----|----|----|----|----|----|-------------|
|    | 4  | 0  | 4  | 0  | 4  | 4  | 4  | 0  | Display OFF |
| 0  | 1  | U  | 1  | U  | ı  | 1  | ı  | 1  | Display ON  |

#### **Display Normal/Reverse**

This command can reserve the lit and unlit without overwriting the content of the DDRAM.

| A0 | D7 | D6 | D5 | D4 | D3 | D2  | D1 | D0 | Description     |
|----|----|----|----|----|----|-----|----|----|-----------------|
|    |    | 0  | 4  | 0  | 0  | 4   | 4  | 0  | LCD ON Voltage  |
| 0  | 1  | U  | 1  | U  | U  | · I | 1  | 1  | LCD OFF Voltage |

#### **Display All Points ON/OFF**

The command makes it possible to force all display points ON regardless of the content of the DDRAM. Even when this is done, the DDRAM contents are maintained. This command takes priority over the Display normal/reverse command.

| A0 | D7 | D6 | D5 | D4 | D3 | D2  | D1 | D0 | Description           |
|----|----|----|----|----|----|-----|----|----|-----------------------|
| 0  | 4  | 0  | 4  | 0  | 0  | 4   | 0  | 0  | Normal Display Mode   |
| U  | 1  | U  | 1  | U  | U  | · I | U  | 1  | Display All Points ON |

When the Display all points ON command is executed when in the Display OFF mode, Power Save mode is entered. See the "Power Save mode" for detail.

#### Page Address Set

This command specifies the start page address of the DDRAM.

|   | A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Description      |
|---|----|----|----|----|----|----|----|----|----|------------------|
| Ī | 0  | 1  | 0  | 1  | 1  | 0  | 0  | 0  | 0  | Ser page address |

#### Column Address Set

This command specifies the column address of the DDRAM. The column address is split into two sections (the upper 3-bits and lower 4-bits) when it is set.

Each time the DDRAM is accessed, the column address automatically increments by +1, imaging it possible for the MCU to continuously access to the display data. After the last column address (5FH), column address returns to 00H.

| A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Description       |
|----|----|----|----|----|----|----|----|----|-------------------|
| 0  | 0  | 0  |    | 1  | *  | Х6 | X5 | X4 | Upper bit address |
| U  | 0  | 0  | 0  | 0  | Х3 | X2 | X1 | X0 | Lower bit address |

Notes:' \* 'Disabled bit

| X6 | X5 | X4 | Х3 | X2 | X1 | X0 | Column Address |
|----|----|----|----|----|----|----|----------------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0              |
| 0  | 0  | 0  | 0  | 0  | 0  | 1  | 1              |
| 0  | 0  | 0  | 0  | 0  | 1  | 0  | 2              |
| 0  | 0  | 0  | 0  | 0  | 1  | 1  | 3              |
| :  | :  | :  |    |    | :  | :  | :              |
| 1  | 0  | 1  | 1  | 1  | 1  | 0  | 94             |
| 1  | 0  | 1  | 1  | 1  | 1  | 1  | 95             |

#### **Segment Driver Direction Select**

This command can reverse the correspondence between the DDRAM column address and the segment driver output

| A0 | D7 | D6                        | D5   | D4        | D3                | D2 | D1 | D0 | Description |                   |  |
|----|----|---------------------------|------|-----------|-------------------|----|----|----|-------------|-------------------|--|
|    |    |                           |      |           |                   |    |    |    | TMX=VSS     | MX=0 SEG95→ SEG0  |  |
|    |    | _                         | NAV. | MX mode 1 | MX=1 SEG0→ SEG95  |    |    |    |             |                   |  |
| 0  | 1  | 1   0   1   0   0   0   M | MX   | TMX=VDD1  | MX=0 SEG0 → SEG95 |    |    |    |             |                   |  |
|    |    |                           |      |           |                   |    |    |    | MX mode 2   | MX=1 SEG95 → SEG0 |  |

#### **Common Driver Direction Select**

This command can reverse the correspondence between the DDRAM line address and the common driver output

| A0 | D7             | D6 | D5       | D4               | D3               | D2               | D1 | D0 | Description |                  |  |
|----|----------------|----|----------|------------------|------------------|------------------|----|----|-------------|------------------|--|
|    |                |    |          |                  | TMY=VSS          | MY=0 COM0→ COM67 |    |    |             |                  |  |
|    | 1 1 0 0 MY * * | *  | *        | MY mode 1        | MY=1 COM67→ COM0 |                  |    |    |             |                  |  |
| 0  |                |    | TMY=VDD1 | MY=0 COM67→ COM0 |                  |                  |    |    |             |                  |  |
|    |                |    |          |                  |                  |                  |    |    | MY mode 2   | MY=1 COM0→ COM67 |  |

Notes1:' \* 'Disabled bit

#### Power control set

This command sets the on-chip power supply function ON/OFF.

| A0 | D7  | D6  | D5 | D4 | D3 | B D2 D1 D0 Description |              |   |                        |
|----|-----|-----|----|----|----|------------------------|--------------|---|------------------------|
|    |     |     |    |    |    |                        | Booster: OFF |   |                        |
|    |     |     |    |    |    | 0                      | 0            | 0 | Voltage Regulator: OFF |
|    | 0   | 0 1 | ,  | 0  | 1  |                        |              |   | Voltage Follower: OFF  |
| 0  | 0 0 |     | '  | U  |    |                        | 1            |   | Booster: ON            |
|    |     |     |    |    |    | 1                      |              | 1 | Voltage Regulator: ON  |
|    |     |     |    |    |    |                        |              |   | Voltage Follower: ON   |

(D2: Booster, D1: Voltage Regulator, D0: Voltage Follower)

#### Set 1/4 duty mode (Combinative instructions)

These combinative instructions set the driver into 1/4 duty mode.

#### Enter mode set

| Α0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Description    |
|----|----|----|----|----|----|----|----|----|----------------|
| 0  | 1  | 1  | 1  | 1  | 0  | 0  | 0  | 1  | Enter mode set |

## **Duty mode set**

| Α0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Description  |
|----|----|----|----|----|----|----|----|----|--------------|
| 0  | 1  | 0  | 1  | 0  | 1  | 1  | 0  | 0  | Set 1/4 duty |

### Finish mode set

| A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Description     |
|----|----|----|----|----|----|----|----|----|-----------------|
| 0  | 1  | 1  | 1  | 1  | 0  | 0  | 0  | 0  | Finish mode set |

#### **Power Save Mode**

If the display all points ON command is executed when the display is in display OFF mode, power saver mode is entered. This mode stops every operation of the LCD display system.



Figure 8. Power Save Mode

The internal states in power save mode are as follows:

- -The oscillator circuit is stopped
- -The LCD driver circuit is stopped
- -The LCD driver circuit is stopped and segment/common driver output s to VSS level
- -The display data and operation mode before execution of the Power save are held, and the MCU can access to the DDRAM and internal registers.

#### Reset

When this command is issued, the driver is initialized. This command doesn't change DDRAM content.

| A | ۸0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Description    |
|---|----|----|----|----|----|----|----|----|----|----------------|
|   | 0  | 1  | 1  | 1  | 0  | 0  | 0  | 1  | 0  | Software reset |

#### NOP

Non-operation command

| A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Description  |
|----|----|----|----|----|----|----|----|----|--------------|
| 0  | 1  | 1  | 1  | 0  | 0  | 0  | 1  | 1  | No operation |

#### **Command Description**

Referential instruction setup flow for power on:



Referential instruction setup flow for power down:



Figure 9. Power On and Power Down Sequence

# **10. LIMITING VALUES**

In accordance with the Absolute Maximum Rating System; see notes 1 and 2.

| Parameter                            | Symbol   | Conditions  | Unit |
|--------------------------------------|----------|-------------|------|
| Power supply voltage                 | VDD1     | -0.3 ~ 3.6  | ٧    |
| Power supply voltage                 | VDD2     | -0.3 ~ 3.6  | V    |
| Power supply voltage (VDD2 standard) | V0,  XV0 | -0.3 ~ 13.5 | V    |
| Power supply voltage (VDD2 standard) | VG, VM   | 0.3 to V0   | ٧    |
| Operating temperature                | TOPR     | -30 to +80  | C    |
| Storage temperature                  | TSTR     | -65 to +150 | С    |



Figure 10.

#### **Notes**

- 1. Stresses above those listed under Limiting Values may cause permanent damage to the device.
- 2. Parameters are valid over operating temperature range unless otherwise specified. All voltages are with respect to VSS unless otherwise noted.
- 3. Insure that the voltage levels of VG, VM, VSS, and XV0 are always such that

$$V0 \; \geq \; VG \; \geq \; VM \; \geq \; VSS \; \geq \; XV0$$

# 11. HANDLING

Inputs and outputs are protected against electrostatic discharge in normal handling. However, to be totally safe, it is desirable to take normal precautions appropriate to handling MOS devices

# 12. DC CHARACTERISTICS

VSS = 0 V; Ta = -30°C to +80°C; unless otherwise specified.

|                |                                             |        |              | <u> </u>   | 1a = -30 C t | Rating |            |         | Applicable |
|----------------|---------------------------------------------|--------|--------------|------------|--------------|--------|------------|---------|------------|
|                | ltem                                        | Symbol | Co           | ndition    | Min.         | Тур.   | Max.       | Units   | Pin        |
| Оре            | rating Voltage (1)                          | VDD1   |              |            | 1.65         |        | 3.4        | V       | VSS        |
| Оре            | rating Voltage (2)                          | VDD2   | (Relative to | o VSS)     | 2.5          | _      | 3.4        | V       | VSS        |
| High           | n-level Input Voltage                       | VIHC   |              |            | 0.7 x VDD1   | _      | VDD1       | V       |            |
| Low            | -level Input Voltage                        | VILC   |              |            | VSS          | _      | 0.3 x VDD1 | V       |            |
| High           | n-level Output Voltage                      | VOHC   | IOH=1mA      |            | 0.8 x VDD1   | _      | VDD1       | V       |            |
| Low            | -level Output Voltage                       | VOLC   | IOL1mA       |            | VSS          | _      | 0.2 x VDD1 | V       |            |
| Inpu           | it leakage current                          | ILI    |              |            | -1.0         | _      | 1.0        | $\mu$ A |            |
| Out            | out leakage current                         | ILO    |              |            | -3.0         | _      | 3.0        | $\mu$ A |            |
| Liqu           | id Crystal Driver ON                        | RON    | Ta= 25℃      | V0 =9.0 V  | _            | 0.8    | _          | ΚΩ      | SEGn       |
| Res            | istance                                     | KON    | △V=10%       | VG = 2.0 V | _            | 0.9    | _          | K 22    | COMn       |
| Frar           | ne frequency                                | FR     |              |            | _            | 70     | _          | Hz      |            |
| Internal Power | Supply Step-up output voltage Circuit       | V0     | (V0          | To VSS)    | _            | 4      | _          | V       | VO         |
| Internal       | Voltage regulator Circuit Operating Voltage | XV0    | (VG To XV0)  |            | _            | -4     | _          | V       | XV0        |



#### Dynamic Consumption Current:

During Display, with the Internal Power Supply ON Current consumed by total ICs(bare die)

| Test pattern | Symbol   | Condition |      | Rating |      | Units      | Notes |
|--------------|----------|-----------|------|--------|------|------------|-------|
|              | Syllibol | Condition | Min. | Тур.   | Max. |            | Notes |
| Power Down   | ISS      | Ta = 25℃  | _    | 1.0    | 10   | μ <b>A</b> |       |

#### Notes to the DC characteristics

- 1. The maximum possible V0 oltage that may be generated is dependent on voltage, temperature and (display) load.
- 2. During power down all static currents are switched off.

# 13. TIMING CHARACTERISTICS

System Bus Read/Write Characteristics 1 (For the 8080 Series MPU)



Figure 11. Parallel 8080 Series Interface Characteristics

(VDD1 = 3.3V, Ta =25°C)

|                              |            |        |           | •    |      | •     |
|------------------------------|------------|--------|-----------|------|------|-------|
| Item                         | Signal     | Symbol | Condition | Rat  | ing  | Units |
| item                         | Signal     | Symbol | Condition | Min. | Max. | Units |
| Address hold time            |            | tAH8   |           | 10   | _    |       |
| Address setup time           | 40         | tAW8   |           | 80   | _    |       |
| Address setup time           | A0         | tAS8   |           | 60   | _    |       |
| System cycle time            |            | tCYC8  |           | 350  | _    |       |
| Enable L pulse width (WRITE) | WR         | tCCLW  |           | 70   | _    | ns    |
| Enable H pulse width (WRITE) | /VVK       | tCCHW  |           | 50   | _    |       |
| WRITE Data setup time        | D0 to D7   | tDS8   |           | 60   | _    |       |
| WRITE Address hold time      | יום טו טען | tDH8   |           | 50   | _    |       |

(VDD1 = 2.8V , Ta =25℃)

| Item                         | Signal      | Symbol | Condition | Rati | ng   | Units  |
|------------------------------|-------------|--------|-----------|------|------|--------|
| item                         | Signai      | Symbol | Condition | Min. | Max. | Ullits |
| Address hold time            |             | tAH8   |           | 15   |      |        |
| Address setup time           | A0 <u>1</u> | tAW8   |           | 120  | _    |        |
| Address setup time           |             | tAS8   |           | 80   | _    |        |
| System cycle time            |             | tCYC8  |           | 450  | _    | 200    |
| Enable L pulse width (WRITE) | /WR         | tCCLW  |           | 120  | _    | ns     |
| Enable H pulse width (WRITE) | / V V IX    | tCCHW  |           | 100  | _    |        |
| WRITE Data setup time        | D0 to D7    | tDS8   |           | 90   | _    |        |
| WRITE Address hold time      | לם 10 טם ז  | tDH8   |           | 60   | _    |        |

(VDD1 = 1.8V , Ta =25℃)

| Item                         | Signal   | Symbol | Condition | Rating |      | Units  |
|------------------------------|----------|--------|-----------|--------|------|--------|
| item                         | Signal   | Symbol | Condition | Min.   | Max. | Ullits |
| Address hold time            |          | tAH8   |           | 30     | _    |        |
| Address setup time           | A0       | tAW8   |           | 150    | _    |        |
| Address setup time           |          | tAS8   |           | 100    | _    |        |
| System cycle time            |          | tCYC8  |           | 550    | _    | 20     |
| Enable L pulse width (WRITE) | /WR      | tCCLW  |           | 170    | _    | ns     |
| Enable H pulse width (WRITE) | /VV PC   | tCCHW  |           | 150    | _    |        |
| WRITE Data setup time        | D0 to D7 | tDS8   |           | 120    | _    |        |
| WRITE Address hold time      | לם 10 טם | tDH8   |           | 70     | _    |        |

Notes1:The input signal rise time and fall time (tr, tf) is specified at 15 ns or less. When the system cycle time is extremely fast,(tr +tf)  $\leq$  (tCYC8 - tCCLW - tCCHW) for (tr + tf)  $\leq$  (tCYC8 - tCCLR - tCCHR) are specified. Notes2: All timing is specified using 20% and 80% of VDD1 as the reference.

Notes3: tCCLW and tCCLR are specified as the overlap between /CSB being "L" and /WR and /RD being at the "L" level.

## System Bus Read/Write Characteristics 1 (For the 6800 Series MPU)



Figure 12. Parallel 6800 Series Interface Characteristics

(VDD1 = 3.3V , Ta =25℃)

| Item                         | Signal   | Symbol | Condition | Rati | Units |        |
|------------------------------|----------|--------|-----------|------|-------|--------|
| item                         |          |        |           | Min. | Max.  | Ullita |
| Address hold time            | 4.0      | tAH6   |           | 10   | _     |        |
| Address setup time           | R/W      | tAW6   |           | 80   | _     |        |
| System cycle time            |          | tCYC6  |           | 240  | _     |        |
| Enable L pulse width (WRITE) | E        | tEWLW  |           | 70   | _     | ns     |
| Enable H pulse width (WRITE) | E        | tEWHW  |           | 50   | _     |        |
| WRITE Data setup time        | D0 to D7 | tDS6   |           | 60   | _     |        |
| WRITE Address hold time      | ט נט טו  | tDH6   |           | 50   | _     |        |

 $(VDD1 = 2.8V, Ta = 25^{\circ}C)$ 

| lto m                        | Cianal     | Cumbal | Condition | Rat  | Units |       |
|------------------------------|------------|--------|-----------|------|-------|-------|
| Item                         | Signal     | Symbol | Condition | Min. | Max.  | Units |
| Address hold time            | 4.0        | tAH6   |           | 15   | _     |       |
| Address setup time           | R/W        | tAW6   |           | 100  | _     |       |
| System cycle time            |            | tCYC6  |           | 340  | _     |       |
| Enable L pulse width (WRITE) | E          | tEWLW  |           | 120  | _     | ns    |
| Enable H pulse width (WRITE) |            | tEWHW  |           | 100  | _     |       |
| WRITE Data setup time        | D0 to D7   | tDS6   |           | 120  | _     | 1     |
| WRITE Address hold time      | י טט וט טי | tDH6   |           | 60   | _     |       |

(VDD1 = 1.8V , Ta =25℃)

| ltem                         | Signal   | Symbol | Condition | Rati | Units |        |
|------------------------------|----------|--------|-----------|------|-------|--------|
| item                         | Signal   |        |           | Min. | Max.  | Ullits |
| Address hold time            | 4.0      | tAH6   |           | 30   | _     |        |
| Address setup time           | R/W      | tAW6   |           | 150  | _     |        |
| System cycle time            |          | tCYC6  |           | 440  | _     |        |
| Enable L pulse width (WRITE) | Е        | tEWLW  |           | 170  | _     | ns     |
| Enable H pulse width (WRITE) |          | tEWHW  |           | 150  | _     |        |
| WRITE Data setup time        | D0 to D7 | tDS6   |           | 180  | _     |        |
| WRITE Address hold time      | לם 10 טל | tDH6   |           | 70   | _     |        |

Notes1:The input signal rise time and fall time (tr, tf) is specified at 15 ns or less. When the system cycle time is extremely fast,(tr +tf)  $\leq$  (tCYC6 - tEWLW - tEWHW) for (tr + tf)  $\leq$  (tCYC6 - tEWLR - tEWHR) are specified. Notes2:All timing is specified using 20% and 80% of VDD1 as the reference.

Notes3:tEWLW and tEWLR are specified as the overlap between /CSB being "L" and E.

# **SERIAL INTERFACE (4-Line Interface)**



Figure 13. 4- Line Serial Interface Characteristics

(VDD1 = 3.3V , Ta =25℃ )

| lto                 | Ciamal | Cumbal | Condition | Rati | l lmita |       |
|---------------------|--------|--------|-----------|------|---------|-------|
| Item                | Signal | Symbol | Condition | Min. | Max.    | Units |
| Serial Clock Period |        | tSCYC  |           | 120  | _       |       |
| SCL "H" pulse width | SCLK t | tSHW   |           | 60   | _       |       |
| SCL "L" pulse width |        | tSLW   |           | 60   | _       |       |
| Address setup time  | A0     | tSAS   |           | 20   | _       |       |
| Address hold time   | AU     | tSAH   |           | 90   | _       | ns    |
| Data setup time     | SDA    | tSDS   |           | 20   | _       |       |
| Data hold time      | SDA    | tSDH   |           | 10   | _       |       |
| CS-SCL time         | /CSB   | tCSS   |           | 20   | _       |       |
| CS-SCL time         | /036   | tCSH   |           | 120  | _       |       |

 $(VDD1 = 2.8V, Ta = -25^{\circ}C)$ 

| Item                | Signal | Symbol | Condition | Rati | ing  | Units |
|---------------------|--------|--------|-----------|------|------|-------|
| item                | Signal | Symbol | Condition | Min. | Max. | Units |
| Serial Clock Period |        | tSCYC  |           | 200  | _    |       |
| SCL "H" pulse width | SCLK   | tSHW   |           | 100  | _    |       |
| SCL "L" pulse width |        | tSLW   |           | 100  | _    |       |
| Address setup time  | A0     | tSAS   |           | 30   | _    |       |
| Address hold time   | AU     | tSAH   |           | 120  | _    | ns    |
| Data setup time     | SDA    | tSDS   |           | 30   | _    |       |
| Data hold time      |        | tSDH   |           | 20   | _    |       |
| CS-SCL time         | /CSB   | tCSS   |           | 30   | _    | 1     |
| CS-SCL time         | /CSB   | tCSH   |           | 150  | _    |       |

(VDD1 = 1.8V , Ta =25℃)

| H                   | 0:     | 0      | 0         | Rating |      | I I a lita |
|---------------------|--------|--------|-----------|--------|------|------------|
| Item                | Signal | Symbol | Condition | Min.   | Max. | Units      |
| Serial Clock Period |        | tSCYC  |           | 280    | _    |            |
| SCL "H" pulse width | SCLK   | tSHW   |           | 140    | _    |            |
| SCL "L" pulse width |        | tSLW   |           | 140    | _    |            |
| Address setup time  | A0     | tSAS   |           | 50     | _    |            |
| Address hold time   | AU     | tSAH   |           | 150    | _    | ns         |
| Data setup time     | SDA    | tSDS   |           | 50     | _    |            |
| Data hold time      | SDA    | tSDH   |           | 50     | _    |            |
| CS-SCL time         | /CSB   | tCSS   |           | 40     | _    |            |
| CS-SCL time         | /СЗВ   | tCSH   |           | 180    | _    |            |

Notes1: The input signal rise and fall time (tr, tf) are specified at 15 ns or less.

Notes2: All timing is specified using 20% and 80% of VDD1 as the standard.

#### **SERIAL INTERFACE (3-Line Interface)**



Figure 14. 3- Line Serial Interface Characteristics

(VDD1=3.3V ,Ta=25°C)

| ltem                       | Cianal | 0      | O a sa alitei a sa | Ra   | ting | Linita |
|----------------------------|--------|--------|--------------------|------|------|--------|
| item                       | Signal | Symbol | Condition          | Min. | Max. | Units  |
| Serial Clock Period(Write) |        | tSCYC  |                    | 120  | _    |        |
| SCL "H" pulse width(Write) |        | tSHW   |                    | 60   | _    |        |
| SCL "L" pulse width(Write) |        | tSLW   |                    | 60   | _    |        |
| Data setup time            | SDAIN  | tSDS   |                    | 30   | _    |        |
| Data hold time             | SDAIN  | tSDH   |                    | 30   | _    | ns     |
| CS-SCL time                | /CSB   | tCSS   |                    | 30   | _    |        |
| CS-SCL time                | /036   | tCSH   |                    | 30   | _    |        |
| SCL-CS                     | /CSB   | tSCC   |                    | 10   | _    |        |
| CS "H" pulse width         | /CSB   | tCHW   |                    | 30   | _    |        |

(VDD1=2.8V ,Ta=25°C)

| ltem                       | 0:     | 0      | O a sa disti a sa | Ra   | ting | Units |
|----------------------------|--------|--------|-------------------|------|------|-------|
| item                       | Signal | Symbol | Condition         | Min. | Max. |       |
| Serial Clock Period(Write) |        | tSCYC  |                   | 180  | _    |       |
| SCL "H" pulse width(Write) | SCLK   | tSHW   |                   | 90   | _    |       |
| SCL "L" pulse width(Write) |        | tSLW   |                   | 90   | _    |       |
| Data setup time            | ODAIN  | tSDS   |                   | 40   | _    |       |
| Data hold time             | SDAIN  | tSDH   |                   | 40   | _    | ns    |
| CS-SCL time                | /CSB   | tCSS   |                   | 40   | _    |       |
| CS-SCL time                | /CSB   | tCSH   |                   | 40   | _    |       |
| SCL-CS                     | /CSB   | tSCC   |                   | 15   | _    |       |
| CS "H" pulse width         | /CSB   | tCHW   |                   | 35   | _    |       |

(VDD1=1.8V ,Ta=25 $^{\circ}$ C)

| ltem                       | 0:     | Symbol | Condition | Ra   | Heito |       |
|----------------------------|--------|--------|-----------|------|-------|-------|
| item                       | Signal | Symbol | Condition | Min. | Max.  | Units |
| Serial Clock Period(Write) |        | tSCYC  |           | 250  | _     |       |
| SCL "H" pulse width(Write) | SCLK   | tSHW   |           | 100  | _     |       |
| SCL "L" pulse width(Write) |        | tSLW   |           | 100  | _     |       |
| Data setup time            | SDAIN  | tSDS   |           | 60   | -     |       |
| Data hold time             | SDAIN  | tSDH   |           | 60   |       | ns    |
| CS-SCL time                | /CSB   | tCSS   |           | 60   |       |       |
| CS-SCL time                | /036   | tCSH   |           | 65   |       |       |
| SCL-CS                     | /CSB   | tSCC   |           | 20   | _     |       |
| CS "H" pulse width         | /CSB   | tCHW   |           | 45   | _     |       |

Notes1:The input signal rise and fall time (tr, tf) are specified at 15 ns or less.

Notes2:All timing is specified using 30% and 70% of VDD1 as the standard.

# 14. RESET TIMING



Figure 15. Reset Timing Characteristics

(VDD1 = 3.3V, Ta = 25°C)

| Item                              | Signal | Symbol | Condition | Rating |      |      | Units |
|-----------------------------------|--------|--------|-----------|--------|------|------|-------|
|                                   |        |        | Condition | Min.   | Тур. | Max. | Units |
| Reset time                        | /RESB  | tR     |           | 20     | _    | _    | us    |
| Reset "L" pulse width             | /RESB  | tRW    |           | 2      | _    | _    | us    |
| Reset rejection (for noise spike) | /RESB  | tRJ    |           | _      | _    | 1    | us    |

(VDD1 = 2.8V , Ta =25℃ )

| Item                              | Signal | Symbol | Condition | Rating |      |      | Units |
|-----------------------------------|--------|--------|-----------|--------|------|------|-------|
|                                   |        |        |           | Min.   | Тур. | Max. | Units |
| Reset time                        | /RESB  | tR     |           | 20     | _    | _    | us    |
| Reset "L" pulse width             | /RESB  | tRW    |           | 2      | _    | _    | us    |
| Reset rejection (for noise spike) | /RESB  | tRJ    |           | _      | _    | 1    | us    |

(VDD1 =1.8V , Ta = 25℃ )

| Item                              | Signal | Symbol | Condition | Rating |      |      | Units |
|-----------------------------------|--------|--------|-----------|--------|------|------|-------|
|                                   |        |        |           | Min.   | Тур. | Max. | Units |
| Reset time                        | /RESB  | tR     |           | 30     |      | _    | us    |
| Reset "L" pulse width             | /RESB  | tRW    |           | 3      | _    | _    | us    |
| Reset rejection (for noise spike) | /RESB  | tRJ    |           | _      | _    | 1    | us    |

# 15. APPLICATION NOTE

# ST7033 (1/4 duty)

Resolution 4COM\*96SEG

Interface: 6800

Internal analog circuit

**Internal OSC** 

**Booster: X4** 

Bias ratio default: 1/4

Vop: 4.0V

C=1.0 uF

PS0: VSS
PS1: VDD1
OSC: VDD1
CP: VSS
DA: VSS
MODE: VSS
TMX:VDD1
TMY:VSS



Figure 16. 6800 Parallel Application

# ST7033 (1/4 duty)

Resolution: 4COM\*96SEG

Interface: 8080

Internal analog circuit

**Internal OSC** 

**Booster: X4** 

Bias ratio default: 1/4

Vop : 4.0V C=1.0 uF PS0: VDD1 PS1: VDD1 OSC: VDD1 CP: VSS DA: VSS MODE: VSS TMX: VDD1

TMY:VSS



Figure 17. 8080 Parallel Application

# **ST7033 (1/4 duty)**

Resolution: 4COM\*96SEG

Interface: 3-line

Internal analog circuit

Internal OSC Booster : X4

Bias ratio default: 1/4

Vop : 4.0V C=1.0 uF PS0: VSS
PS1: VSS
OSC: VDD1
CP: VSS
DA: VSS
MODE: VSS
TMX:VDD1

TMY:VSS



Figure 18. 3-Line Serial Application

# ST7033 (1/4 duty)

Resolution: 4COM\*96SEG

Interface: 4-line

Internal analog circuit

Internal OSC Booster : X4

Bias ratio default: 1/4

Vop : 4.0V C=1.0 uF PS0: VDD1 PS1: VSS OSC: VDD1 CP: VSS DA: VSS MODE: VSS TMX:VDD1

TMY:VSS



Figure 19. 4-Line Serial Application

# **ITO Layout Reference**

About ITO layout, please refer the following pictures:







|         | ST7033 Serial Specification Revision History |                         |  |  |  |  |
|---------|----------------------------------------------|-------------------------|--|--|--|--|
| Version | Date                                         | Description             |  |  |  |  |
| 1.0     | 2008/04/18                                   | First Issue Version     |  |  |  |  |
| 1.1     | 2009/07/15                                   | Modify application note |  |  |  |  |
|         |                                              |                         |  |  |  |  |
|         |                                              |                         |  |  |  |  |
|         |                                              |                         |  |  |  |  |
|         |                                              |                         |  |  |  |  |
|         |                                              |                         |  |  |  |  |
|         |                                              |                         |  |  |  |  |
|         |                                              |                         |  |  |  |  |
|         |                                              |                         |  |  |  |  |
|         |                                              |                         |  |  |  |  |
|         |                                              |                         |  |  |  |  |
|         |                                              |                         |  |  |  |  |
|         |                                              |                         |  |  |  |  |
|         |                                              |                         |  |  |  |  |
|         |                                              |                         |  |  |  |  |
|         |                                              |                         |  |  |  |  |
|         |                                              |                         |  |  |  |  |
|         |                                              |                         |  |  |  |  |
|         |                                              |                         |  |  |  |  |
|         |                                              |                         |  |  |  |  |
|         |                                              |                         |  |  |  |  |
| L       |                                              | 1                       |  |  |  |  |